# Faults Diagnosis in Five-Level Three-Phase Shunt Active Power Filter

L. Benyettou<sup>\*</sup>, T. Benslimane<sup>\*</sup>, O. Abdelkhalek<sup>\*\*</sup>, T. Abdelkrim<sup>\*\*\*</sup>, K. Bentata<sup>\*</sup>

\*Laboratory of Electrical Engineering, University of M'sila, Algeria

\*\*Department of Electrical Engineering, University of Béchar, Algeria

\*\*\*Unit of Applied Research on Renewble Energies of Ghardaia, Algeria

# Article Info

## ABSTRACT

Article history: Received Jan 12, 2015 Revised Jul 10, 2015

Accepted Jul 25, 2015

## Keyword:

Diagnostic Mean Values Multilevel inverter Open transistor fault In this paper, characteristics of open transistor faults in cascaded H-bridge five-level three-phase PWM controlled shunt active power filter are determined. Phase currents can't be trusted as fault indicator since their waveforms are slightly changed in the presence of open transistor fault. The proposed method uses H bridges output voltages to determine the faulty phase, the faulty bridge and more precisely, the open fault transistor.

Copyright © 2015 Institute of Advanced Engineering and Science. All rights reserved.

#### Corresponding Author:

Loutfi Benyettou, Laboratory of Electrical Engineering, University of M'sila, Algeria, BP-111, Riad M'Sila, 28000, Algeria. Email: benyettou\_letfi@yahoo.fr

#### 1. INTRODUCTION

Multilevel inverter offers interesting advantages such as possibility of operation in medium, high voltage and high power applications, providing a better voltage waveform with low total harmonic distortion for electric machines applications, output filter elimination, dv/dt transient reduction during commutation, low EMI emissions by overvoltages and power loss reduction [1]. Diode-clamped, cascaded-bridges and flying capacitors are the most used multilevel inverters in industry [2], [3]. However, the number of switches needed in the topology increases with the number of levels and, although the switches may be highly reliable, a system's fault probability will become increased [4], [5]). An unbalanced voltage is generated when a fault occurs which can produce permanent damage to the load or complete system failure [6], [7].

Studies about fault detection in multilevel inverter and even fault-tolerant multilevel inverter have been focused on power systems' fault analysis ([8], [9] and [10]) as first step to conceive different techniques for obtaining a three-phase balanced output voltage ([4], [5], [11] and [12]). Xiaomin analyzed a flying capacitor-based four-level inverter using the material redundancy technique (using extra components) [13]. A cascaded H-bridge multilevel inverter with an additional leg and redundancy technique regarding change of pulse width modulation (PWM) when a fault occurs has also been described [7]. Others ([4], [5] and [6]) have shown tolerant control for an asymmetric cascade multilevel inverter using material redundancy. Other works have analyzed a three-level diode clamped multilevel inverter and also used extra components to tolerate faults [14]. Some of these studies used protection functions [15], e.g. passive protection could become activated according to fault time duration [16]. Several papers ([17] and [18]) have presented a cascade multilevel inverter and fault-tolerant technique used to change PWM modulation in semiconductor power devices. Others works ([19]) have dealt with a fault-tolerant system for electrical machines, such as

induction motor [20], besides focusing on Aerospatiale applications and electric vehicle applications [21]. Others considered the most common faults in static converters (short and open circuit transistors) [22]. In the same direction, D. Kastha and B. K. Bose considered various fault modes of a two level voltage source PWM inverter system for induction motor drive [23]. They have studied rectifier diode short circuit, inverter transistor base driver open and inverter transistor short-circuit conditions. However, they do not propose to reconfigure the inverter topology.

De Araujo Ribeiro R. L. et al. investigated fault detection of open-switch damage in two level voltage source PWM motor drive systems [24]. They mainly focused on detection and identification of the power switch in which the fault has occurred. In another paper, they investigated the utilization of a two-leg based topology when one of the inverter legs is lost. Then the machine operates with only two stator windings [25]. They proposed to modify PWM control to allow continuous free operation of the drive. E. R. C. Da Silva et al. have studied fault tolerant active power filter system [26]. They proposed to reconfigure power converter and PWM control and examined a fault identification algorithm. T. Benslimane used active filter output currents mean values polarities to detect and localize open switch faults in shunt active three-phase filter based on two level voltage source inverter controlled by current Hysteresis controllers [27]. Surin Khomfoi used artificial neural networks for the diagnostic of open loop PWM controlled cascaded h-bridge multilevel inverter drives. He used inverter output voltages FFT analysis to extract principle component as fault indicators for simultaneous transistor and diode open switch fault [28]. Karimi S. and Pourea P. et al. put into practice an FPGA (Field Programmable Gate Array)-based online fault tolerant control technique of parallel active power filter based on two level three-phase voltage source inverter with redundant leg [29], [30].

Most of mentioned works about multilevel inverter faults detection are related to electrical machine drives applications. The few of them, which are related to static applications such as active power filters, considered only two-level voltage source inverter.

This present paper deals with open transistor faults characterization in cascaded H-bridge five-level three-phase PWM controlled shunt active power filter. Phase currents can't be trusted as fault indicator since their waveforms are slightly changed in the presence of open transistor fault. The proposed method uses H-bridges output voltages to determine the faulty phase, the faulty bridge and more precisely, the open faulty transistor.

#### 2. ACTIVE POWER FILTER DESCRIPTION

Figure 1 presents the cascaded H-bridge five-level three-phase shunt active power filter connected to balanced power grid (vsi for  $i = \{1, 2, 3\}$ ) powering a three phase parallel-connected two diode rectifiers feeding variable series (R, L) loads. The active filter is composed, in each phase, of two voltage source H-bridge inverters (Hij, i = 1, 2, 3, j = 1, 2) with 4 bidirectional switches (transistor + diode) for each one. The filter is connected to the power grid through inductive filter L<sub>f</sub> for each phase. The output currents of shunt active filter are controlled to provide a similar waveform of identified reactive and harmonic currents generated by the non-linear load (diode rectifiers).

## 3. HARMONIC CURRENT IDENTIFICATION

Figure 2 presents a block diagram of the proposed control system. The major advantage of this control principle is its simplicity and easiness to be implemented. The task of this control is to determine the current harmonic references to be generated by the active filter [31].

They are defined using classical active and reactive power method proposed by Akagi [32]. By supposing that the main power supply voltages are sinusoidal, current harmonic references will be calculated like indicated in [33], [34]. The ( $\alpha$ ,  $\beta$ ) voltage components at connexion point of active filter (v $\alpha$ , v $\beta$ ) and currents (i $\alpha$ , i $\beta$ ) are defined by the classical Concordia transformation:

$$\begin{bmatrix} x\alpha \\ x\beta \end{bmatrix} = \frac{2}{3} \begin{bmatrix} 1 & -1/2 & -1/2 \\ 0 & -\sqrt{3}/2 & \sqrt{3}/2 \end{bmatrix} \begin{bmatrix} x1 \\ x2 \\ x3 \end{bmatrix}$$
(1)

Where  $\mathbf{x} = \{\mathbf{v}, \mathbf{vs}, \mathbf{i}, \mathbf{i}_{L}\}$ 





Figure 1. Cascaded H-bridge Five-level three-phase shunt active power filter topology

Figure 2. Block diagram of the harmonic currents identification

The instantaneous real and imaginary powers, noted by p and q, are calculated by:

$$\begin{bmatrix} p \\ q \end{bmatrix} = \begin{bmatrix} v\alpha & v\beta \\ -v\beta & v\alpha \end{bmatrix} \begin{bmatrix} i\alpha \\ i\beta \end{bmatrix}$$
(2)

These powers are then filtered by high-pass filters, which gives ph and qh and the harmonic components of the currents will be:

$$\begin{bmatrix} i_{h1} \\ i_{h2} \\ i_{h3} \end{bmatrix} = \frac{1}{v_{\alpha}^2 + v_{\beta}^2} \begin{bmatrix} 1 & 0 \\ -1/2 & -\sqrt{3}/2 \\ -1/2 & \sqrt{3}/2 \end{bmatrix} \begin{bmatrix} v_{\alpha} & v_{\beta} \\ -v_{\beta} & v_{\alpha} \end{bmatrix} \begin{bmatrix} p_h \\ q_h \end{bmatrix}$$
(3)

# 4. COMPARISON OF FAULT DETECTION IN STATIC CONVERTERS

Recently, static converters behavior during an occurence of faults in a static power switch or in drivers as well as in topologies known as fault tolerant have been subject to numerous works and publications. Early in 1994, Kastha et Bose have presented a systematic study on the consequences of voltage source invertrs defaults feeding an induction motor [35]. However they did not present a method allowin the detection of these faults. Peuget et al have presented a method allowing fault detection based on the trajectory path of the phase current vector [35]. Actually, in normal condition (without faults), phase current vector in  $\alpha\beta$  frame has a circle trajectory path. When an open circuit fault occurs, caused by the failure of a static power switch remaining in open state, whithin one leg of the inverter, the trajectory path becomes a semi-circle. The position of the semi-circle in  $\alpha\beta$  frame can be informative on the faulty power switch. Mendes et Cardosohave prposed to use the phase current mean value in the stationary park frame in order to identify

faults of open circuit type [36]. The methods proposed above have been only applied to inverters feeding induction motors and require at least one period of the phase current fundamental to detect faulty operation. Also, more recently, reduction of the required time to detect malfunction (delay between fault apprition and its detection) has been investigated in several research papers. Ribeiro et al. Have proposed to use supplementary voltage sensors to detect open circuit and short circuit faults [37] and [38]. They have shown that using the measurement of the three voltages between each inverter's phase and the voltage at midpoint of teh capacitors divider of the DC source and their comparison with the estimated voltages, fault can then be detected in quarte of the period of the phase currents. Yu et al., Shamsi-Nejhad et al. Have used voltage measurements of the switch terminals at the bottom of each leg to detect faults, [39] and [40]. They also showed that from these measured voltages and their comparison with a threshold, the fault can be detected in a period of the fundamental phase currents. Table 1 compares the methods mentioned previously in terms of limits of application, detection time and the number of additional required sensors.

| Method Principle                                                        | Application Limit | Detection Time | Number. sensors<br>additional |
|-------------------------------------------------------------------------|-------------------|----------------|-------------------------------|
| Tracking the trajectory of the phase current vector [35]                | machines<br>Power | > 20 ms        | -                             |
| Average value of the phase currents in the reference frame<br>Park [36] | machines<br>Power | > 20 ms        | -                             |
| Voltage measurement "pole voltage" converter [37]                       | -                 | > 5 ms         | 3                             |
| Measuring the voltages across the switches [39]                         | -                 | > 5 ms         | 3                             |

Table 1. Comparison of defect detection methods at the power semiconductors (fundamental frequency of 50 Hz)

In the present work, a novel fast fault detection method of power switches or drivers used in a three phase voltage source inverter. The prposed method allows a considerable reduction of detection time. We show that a fault can be detected less than 10us by using an algorithm based on temprel criterium and voltage criturium. Thus, it is allowed from one hand to detect faults rapidly (voltage test), and on the hand avoiding erroneous detection that follow state change of power switches (temporal test)

#### 5. ACTIVE FILTER FAULT DIAGNOSIS METHOD

Several faulty cases can occur: power transistor or power transistor driver can be faulty. In each case, it results in the following models:

- A transistor is closed instead of being normally open. It results in a short-circuit of the DC voltage source. To isolate the faulty switch as fast as possible, one can use fuses.

- A transistor is open instead of being normally closed. The filter may continue injecting currents to the power supply. These currents don't cause any prompt risk because they are at the same range level as the case of no-fault condition. However, the filter, in this case, may pollute more the power supply instead of elimination of harmonic currents of non-linear load. This case is considered in this paper.

This section presents simulation results obtained with PSIM simulator for PWM controlled cascaded Hbridge five-level three-phase shunt active power filter. Horizontally shifted carriers PWM control technique is considered where reference signals are compared to 4 carriers shifted by 90° one to another to generate transistors control signal. Simulation parameters are:

- Main source grid: 220V, 50 Hz;
- Non-linear load: R1 = 10 Ohm for t  $\epsilon$  [0,0.7sec], R1 = 5 Ohm for t  $\epsilon$  [0.7,1.5sec], L1 = 0.005 H, R2 = 1000 Ohm for t  $\epsilon$  [0,1.1sec], R2 = 5 Ohm for t  $\epsilon$  [1.1, 1.5sec], L2 = 0.01 H, Ls = 0.0015 H;
- Active filter: Vdc = 300 V, Lf = 0.004 H, fp = 5000 Hz (PWM carriers frequency), Proportional-integral (PI) regulators: Gain kp = 0.5, time constant Ti = 0.001.

These parameters are chosen to reduce THD of main source currents below 5%. It is noticed that filter output currents are superimposed to their harmonic identified reference currents and that grid source currents are almost sinusoidal (Figure 3.b, Figure 3.c). It is also remarked that PI output signals (PWM reference signals: Vref1, Vref2, Vref3) are symmetric (Figure 4.d) which produce symmetric output voltages Va1 and Va2 (Vb1, Vb2, Vc1, Vc2 with a,b et c as phase indicators) with small mean values Va1mean, Va2mean, Vb1mean, Vc2mean, Vc2mean (Figure 4.e, Figure 4.f).

Faulty phase, faulty bridge and more precisely, open faulty transistor detection is based on the calculation of zero harmonic component (mean value, dc offset) included in H bridges output voltages. This is done by using a second-order low-pass filter with cut-off frequency of 5 Hz and damping ratio of 0.7.

When a transistor is in open fault condition, the PI regulators will output a PWM reference signal in a way to compensate the error due to that faulty transistor. In this case, PWM reference signals will be asymmetric making H bridges output voltages asymmetric too with significant mean values specific to each faulty transistor (Figure 5).

A change in H bridges output voltages waveforms is defined as the instant at which a sudden increase or decrease is observed in the DC offset component of these voltages. A change is considered to have occurred in the H bridges output voltages mean values when they exceeds or falls below a given band (Figure 5.c).

Phase 1 is linked to the first leg of inverter which is composed of upper bridge H11 and lower bridge H12. If the open circuit faulty transistor belongs to leg 1, one of its bridges output voltages will have the maximum mean value (Va1mean =  $\pm$  60 V or Va2mean =  $\pm$  60 V). If the faulty transistor belongs to the upper bridge H11 (T11, T12, T13, T14), this latter's output voltage will have the maximum mean value (Va1mean =  $\pm$  60 V) (figure 4). If the faulty transistor belongs to the lower bridge H12 (T15, T16, T17, T18), this latter's output voltage will have the maximum mean value (Va2mean =  $\pm$  60 V) (Figure 6). If one of the transistors T11 and T12 of the upper bridge H11 is the faulty one, this bridge's output voltage will have the maximum mean value with negative polarity (Va1mean = - 60 V) (figure 4.c). If one of the transistors T13 and T14 of the upper bridge H11 is the faulty one, this bridge's output voltage will have the maximum mean value with positive polarity (Va1mean = + 60 V). If one of the transistors T15 and T16 of the lower bridge H12 is the faulty one, this bridge's output voltage will negative polarity (Va2mean = - 60 V). If one of the transistors T15 and T16 of the lower bridge H12 is the faulty one, this bridge's output voltage will negative polarity (Va2mean = - 60 V). (Figure 6).





Figure 3. Simulation results of H-bridge five-level three-phase shunt active power filter in normal operating condition (results 1)





Figure 4. Simulation results of H-bridge five-level three-phase shunt active power filter in normal operating condition (results 2)

The first phase three bridges open transistor faults characteristics are classified in Table 2. This table could be implemented practically using simple comparators with predefined threshold of H Bridges output voltages mean values.

| Table 2. H Bridges output voltages mean values corresponding to faulty open circuit transistors of phase | 1 |
|----------------------------------------------------------------------------------------------------------|---|
| H Bridges output voltages mean values                                                                    |   |

| Faulty bridge | Open faulty transistor | Faulty phase<br>1, 2, 3<br>or (a, b, c) | Valmean (V) | Va2mean (V) | Vb1mean (V) | Vb2mean (V) | Vc1mean (V) | Vc2mean (V) |
|---------------|------------------------|-----------------------------------------|-------------|-------------|-------------|-------------|-------------|-------------|
| H11           | T11 or T12             | 1 or (a)                                | -60         | +30         | -15         | -15         | -16         | -14         |
|               | T13 or T14             | 1 or (a)                                | +60         | -30         | +15         | +15         | +16         | +14         |
| H12           | T15 or T16             | 1 or (a)                                | +30         | -60         | -15         | -15         | -14         | -16         |
|               | T17 or T18             | 1 or (a)                                | -30         | +60         | +15         | +15         | +14         | +16         |



b. Bridges output voltages

Figure 5. Simulation results of H-bridge five-level three-phase shunt active power filter in T11 open fault condition



Figure 6. Simulation results of H-bridge five-level three-phase shunt active power filter in T15 open fault condition

Faults Diagnosis in Five-Level Three-Phase Shunt Active Power Filter(Loutfi Benyettou)

# 6. CONCLUSION

This paper presents a simple, reliable and efficient open transistor faults detection and localization technique in shunt active three-phase filter based on H-bridge five-level three-phase PWM-controlled shunt active power filter. H bridges output voltages mean values are used to characterize different open transistor faults leading to the conception of diagnostic technique permetting the determination of faulty phase, faulty bridge and more precisely the faulty transistor.

Simulation results demonstrate that when optimising active filter parameters, the zero harmonic component strategy can be used with robustness to detect and localize the open faulty switch in active power filter.

#### REFERENCES

- [1] C.A. Cortés, W. Deprez, J. Driesen, J.J. Pérez," Determinación de pérdidas eléctricas en motores de inducción modelados electromagnéticamente con el método de los elementos finitos., Ingeniería e Investigación", *Universidad Nacional de Colombia*, Bogotá, Colombia. Vol. 28, Núm. 3, diciembre, 2008, pp. 64-74.
- [2] W. Bin," High Power Converters and AC Drives", Wiley Inter-Science, Toronto Canada, 2006, pp. 80-87.
- [3] L. Jae-Chu, K. Tae-Jin, K. Dae-Wook, H. Dong-Seok, "A Control Method for Improvement of Reliability in Fault Tolerant NPC Inverter System", Power Electronics Specialists Conference, PESC'06, Jeju, Korea. June 2006, pp. 1304-1308.
- [4] M. Mingyao, H. Lei, C. Alian, "Reconfiguration of Carrier-Based Modulation Strategy for Fault Tolerant Multilevel Inverters", IEEE Transactions on Power Electronics, vol. 22, No. 5, Sep. 2007, pp 2050-2060.
- [5] H. Lei, M. Mingyao, C. Alian, H. Xiangning, "Reconfiguration of Carrier-based Modulation Strategy for Fault Tolerant Multilevel Inverters", 31th Annual Conference of IEEE Industrial Electronics Conference, IECON. Carolina, USA. Nov. 2005, pp. 1048-1053.
- [6] P. Barriuso, J. Dixon, P. Flores, L. Morán, "Fault tolerant reconfiguration system for asymmetric multilevel converters using bi -directional power switches", IEEE Trans. Ind. Electron, vol. 56, no. 4, pp. 1300-1306, March 2009.
- [7] B. Francois, J.P. Hautier, "Design of a fault tolerant control system for a NPC multilevel inverter", Volume 4, No. 8-11. 28th Annual Conference of IEEE Industrial Electronics Conference (IECON). Sevilla, Spain. November 2002, pp. 1075-1080.
- [8] J. Aguayo, A. Claudio, L.G. Vela, S. Gentile, "A survey of fault diagnosis methods for induction motors drives under inverter fault conditions", International Conference of Electrical and Electronics Engineering, (ICEEE). Acapulco Guerrero, México. June 2004, pp. 367 – 372.
- [9] L. Pérez Hernández, J. Mora Flórez, J. Bedoya Cebayos, "A linear approach to determining an SVMbasedfaultlocator'soptimalparameters., Ingeniería e Investigación", Universidad Nacional de Colombia, Bogotá, Colombia Vol. 29, Núm. 1, abril, 2009, pp. 76-8.
- [10] J.E. Quiroga, "Detección de cortocircuito en el devanado de un motor sincrónico de imanes permanentes usando corriente de secuencia negativa en dominio tiempo", Ingeniería e Investigación, Universidad Nacional de Colombia, Bogotá, Colombia. Vol. 29, Núm. 2, agosto, 2009, pp. 48-52.
- [11] L. Shengming, X. Longya, "Strategies of Fault Tolerant Operation for Three-Level PWM Inverters", IEEE Trans. Power Electronics, Vol. 21, No. 4, July 2006, pp. 933-940.
- [12] W. Sanmin, W. Bin, S. Rizzo, N. Zargari, "Comparison of control schemes for multilevel inverter with faulty cells", 30th Annual Conference of IEEE Industrial Electronics Conference, IECON. Busan, Korea. Volume 1, No 2-6 Nov. 2004, pp. 1817 – 1822.
- [13] K. Xiaomin, K.A. Corzine, Y.L. Familian, "A Unique Fault-Tolerant Design for Flying Capacitor Multilevel Inverter", IEEE Trans. Power Electronics, Vol. 19, No. 4, July 2004, pp. 979 -984.
- [14] P. Gun-Tae, K. Tae-Jin, K. Dae-Wook, H. Dong-Seok, "Control Method of NPC Inverter for Continuous Operation Under One Phase Fault Condition", Power Electronics Specialists Conference, PESC'04, Aachen, Germany. June 2004, pp. 2188-2193.
- [15] F.W. Fuchs, "Some Diagnosis Methods for Voltage Source Inverters In Variable Speed Drives with Induction Machines A Survey", 29th Annual Conference of IEEE Industrial Electronics Conference(IECON). Virginia, USA. Volume 2, Nov. 2003, pp. 1378 - 1385.
- [16] Z. Sun, J. Wang, D. Howe, G. Jewell, "Analytical prediction of short-circuit current in fault-tolerant permanent magnet machines", IEEE Trans. Ind. Electron., vol. 57, no. 99, pp. 1-1, 2010.
- [17] W. Sanmin, W. Bin, L. Fahai, S. Xudong, "Control Method for Cascade H-Bridge Multilevel Inverter with Faulty Power Cells", Applied Power Electronics Conference and Exposition, APEC. Miami Beach, Frorida, USA. Vol. 1, No 9-13 Feb. 2003, pp. 261 – 267.
- [18] S. Khomfoi, L.M. Tolbert, "A Reconfiguration Technique for Multilevel Inverters Incorporating a Diagnostic System Based on Neural Network", Computers in Power Electronics, COMPEL. Troy, New York, USA. July 2006, pp. 317-323.
- [19] L. De Lillo, L. Empringham, P.W. Wheeler, S. Khwan-On, C. Gerada, M.N. Othman, H. Xiaoyan, "Multiphase power converter drive for fault-tolerant machine development in aerospace application", IEEE Trans. Ind. Electron., vol. 57, no. 2, pp. 575-583, Feb. 2010.

- [20] C. Thybo, "Fault-tolerant control of induction motor drive applications", Proceedings of the American Control Conference, 2001. Vol. 4. 25-27 June 2001. P. 2621–2622.
- [21] Y. Xiong, X. Cheng, Z.J. Shen, M. Chunting, W. Hongjie, V.K. Garg, "Prognostic and Warning System for Power-Electronic Modules in Electric", Hybrid Electric, and Fuel-Cell Vehicles., IEEE Trans. Ind. Electron., vol. 55, no. 6, pp. 2268 -2276, June 2008.
- [22] B. Lu, S. Sharma, "A literature review of IGBT fault diagnostic and protection methods for power inverters", IEEE Trans. Ind. Appl., vol. 45, no. 5, pp. 1770 - 1777. Sep./Oct. 2009.
- [23] D. Kastha, B.K. Bose, "Investigation of fault modes of voltage-fed inverter system for induction motor drive", IEEE Transactions on Industry Applications. Vol. 30, Issue 4, July-August 1994. pp. 10281038.
- [24] R.L. De Araujo Ribeiro, C.B. Jacobina, E.R.C. da Silva, A.M.N. Lima, "Fault detection of open-switch damage in voltage-fed PWM motor drive systems", IEEE Transactions on Power Electronics. Vol. 18, Issue 2. March 2003. pp. 587–593.
- [25] M. Beltrao de Rossiter Correa, C. Brandao Jacobina, E.R. Cabral da Silva, A.M. Nogueira Lima, "An induction motor drive system with improved fault tolerance", IEEE Transactions on Industry Applications. Vol. 37, Issue 3. May-June 2001. pp. 873–879.
- [26] C.B. Jacobina, M.B.R. Correa, R.F. Pinheiro, A.M.N. Lima, E.R.C. da Silva, "Improved fault tolerance of active power filter system", IEEE 32nd Annual Power Electronics Specialists Conference PESC 2001. Vol. 3. – 17–21 June 2001.
- [27] T. Benslimane, "Open Switch Faults Detection and Localization Algorithm for Three Phases Shunt Active Power Filter Based on Two Level Voltage Source Inverter", Elektronika ir Elektrotechnika, Signal technology, No. 2(74), 2007 - pp. 21- 24.
- [28] S. Khomfoi, "Fault diagnostic system for cascaded h-bridge multilevel inverter drives based on artificial intelligent approaches incorporating a reconfiguration technique", Doctorate thesis, University of Tennessee, USA, 2007.
- [29] P. Pourea, P. Weberb, D. Theilliol, S. Saadate, "Fault tolerant control of a three-phase three-wire shunt active filter system based on reliability analysis", Electric Power Systems Research 79, 2009, pp. 325–334.
- [30] S. Ahmed, G. Madjid, M. Youcef, T. Hamza, "Real Time Control of an Active Power Filter under Distorted Voltage Condition", *International Journal of Power Electronics and Drive Systems (IJPEDS)*. 2012; 4(2): pp 424-433
- [31] S. Karimi, "Continuité de service des convertisseurs triphasés de puissance et prototypage "FPGA in the loop": application au filtre actif parallèle", Doctorate thesis, 2009, Henri Poincaré University, Nancy-I, France.
- [32] H. Akagi, Y. Kanazawa, A. Nabae, "Generalized theory of the instantaneous reactive power filter", Proceedings of International power electronics conference, Tokyo, Japan, 1983. pp. 1375–1386.
- [33] B. Mansour, B. Abselkader, B. Said, "Sliding mode Control using 3D-SVM for Three-phase Four-Leg Shunt Active Filter", *International Journal of Power Electronics and Drive Systems (IJPEDS)*. 2013; 3(2): pp 147-145.
- [34] T. Benslimane, K. Aliouane, "A new optimized SVPWM Technique Control for Autonomous Parallel Active Filter", 11th International Conference on Harmonics and Quality of Power, New York, USA, IEEE Xplore, IEEE Transactions on Automatic Control. Sept. 2004, pp. 112–116.
- [35] R. Peuget, S. Courtine, J. Rognon, "Fault detection and isolation on a PWM inverter by knowledge-based model", *IEEE Transactions on Industry Applications*, vol. 34, pp. 1318-1325, 1998.
- [36] A.M.S. Mendes, A.J.M. Cardoso, "Fault diagnosis in a rectifier inverter system used in variable speed AC drive, by the average current Park's vector approach", *European Power Electronics Conference*, Lausanne, pp. 1-9, 1999.
- [37] R.L.A. Ribeiro, C.B. Jacobina, E.R.C. da Silva, A.M.N. Lima, "A fault tolerant induction motor drive system by using a compensation strategy on the PWM-VSI topology" *IEEE Power Electronics Specialists Conference*, vol. 2, pp. 1191-1196, 2001.
- [38] R.L.A. Ribeiro, F. Profumo, C.B. Jacobina, G. Griva, E.R.C. da Silva, "Two fault tolerant control strategies for shunt active power filter systems", *IEEE International Conference on Industrial Electronics*, pp.792 – 797, 2002.
- [39] L. Ying; N. Ertugrul, "An observer-based three-phase current reconstruction using DC link measurement in PMAC motors", *International Power Electronics and Motion Control Conference*, vol. 1, pp. 1-5, Aug. 2006.
- [40] M.A. Shamsi-Nejad, B. Nahid-Mobarakeh, S. Pierfederici, F. Meibody Tabar, "Fault tolerant and minimum loss control of double-star synchronous machines under open phase conditions", *IEEE Transactions on Industrial Electronics*, vol. 55, no. 5, pp. 1956-1965, May 2008.

#### **BIOGRAPHIES OF AUTHORS**



**Benyettou Loutfi** was born in M'sila, Algeria in 1979. He received his Engineer degree in Electronics and Magister degree in industrial control from M'sila University in 2002 and 2006 respectively. He was recruited in 2009 as electronics assistant professor in University of M'sila. His scientific interests are power quality conditioning, DSP and digital control, control and diagnostic. He is member of several research projects at University of Msila and Electrical Engineering Laboratory of Msila University.

Faults Diagnosis in Five-Level Three-Phase Shunt Active Power Filter(Loutfi Benyettou)



**Benslimane Tarak** received the Electrical Engineering degree from the University Center of Bechar (Algeria) in June 2001 and the Magister degree in electrical engineering from Military Polytechnic School (EMP) in February 2004 of Algiers, Algeria. He received his Ph.D. in electrical engineering from Boumerdes University, Algeria, in 2009. Since 2009 he has held a teaching and research position in the Department of Electrical Engineering of M'sila University, Algeria and he is still part of lecturing staff as Associate Professor. His scientific interests are power quality conditioning, power electronics, electrical drives control and diagnostic, fault tolerant control and renewable energies applications.



**Abdelkhalek Othmane** was born in 1976 in Taghit, Bechar (Algeria). He obtained Engineer degree in Electrical Engineering in 2001 from University of Bechar in Algeria. He obtained respectively Magister and PhD Degrees in Electrical Engineering from University of Sidi-Bel-Abbès (Algeria) in 2004 and University of Bechar in 2010. Currently, he is an Associate Professor in University of Bechar. His research interests include power quality and control intelligent techniques.



**Abdelkrim Thameur** was born in 1978 in Algiers. He obtained Engineer degree in Electrical Engineering in 2001 from University of Boumerdes in Algeria. He obtained respectively Magister and PhD Degrees in Electrical Engineering from Military Polytechnic School of Algiers in 2004 and National Polytechnic School of Algiers in 2010. Since 2005, he is with Applied Research Unit on Renewable Energies in Ghardaïa, Algeria. He is Senior Research Associate in Electrical Engineering. His research interests are in power electronics, electrical drives and renewable energies.



**Bentata Khadidja** was born in 1989 in Msila, Algeria. She obtained her license degree in Electromechanics in 2009 from University of Msila in Algeria. She obtained her Master degree in Engineering of Electromechanical Systems in 2012 from University of Msila. Her research interests include renewable energies, electrical drives control and power electronics.